| Reg. No. |  |  |  |
|----------|--|--|--|
| Reg. No. |  |  |  |

## **B.Tech. DEGREE EXAMINATION, NOVEMBER 2023**

Fourth Semester

## 18EIC206J – ANALOG INTEGRATED CIRCUITS

(For the candidates admitted from the academic year 2020-2021 to 2021-2022)

Part - A should be answered in OMR sheet within first 40 minutes and OMR sheet should be handed

| (ii) |       | over<br><b>Part</b> | - B & Part - C should be answered | minute<br>d in ans | wer booklet.                       |                 |      |       |    |
|------|-------|---------------------|-----------------------------------|--------------------|------------------------------------|-----------------|------|-------|----|
| Time | : 3 ] | hours               |                                   |                    |                                    | Max. N          | Marl | cs: 1 | 00 |
|      |       |                     | $PART - A (20 \times 1)$          | = 20 N             | Marks)                             | Marks           | BL   | со    | РО |
|      |       |                     | Answer ALL (                      |                    |                                    |                 |      |       |    |
|      | 1     | The                 | identifying initial used by texas | instru             | ments in op-amp IC is              | 1               | 1    | 1     | 1  |
|      | 1.    | (A)                 |                                   | (B)                | LM                                 |                 |      |       |    |
|      |       | (C)                 | •                                 | ` '                | SN                                 |                 |      |       |    |
|      | 2     | The                 | maximum input offset voltage of   | of op-a            | mp 741C is                         | 1               | 1    | 1     | 1  |
|      | ۷.    |                     | 2 mV                              | (B)                | 4 mV                               |                 |      |       |    |
|      |       |                     | 6 mV                              | ` /                | 8 mV                               |                 |      |       |    |
|      | 2     | The                 | purpose of level shifter in op-ar | mn inte            | ernal circuit is to                | 1               | 1    | 1     | 1  |
|      | ٥.    | (1)                 | Adjust DC voltage                 | - (B)              | Increase input impedance           |                 |      |       |    |
|      |       | (A)                 | Provide high gain                 | (D)                | Decrease output impedance          |                 |      |       |    |
|      | 4     | The                 | output voltage is equal to inpu   | ıt volta           | ge both in magnitude and phase     | e, <sup>1</sup> | 1    | 1     | 1  |
|      |       |                     | circuit is called as              |                    |                                    |                 |      |       |    |
|      |       |                     | Scale changer                     | (B)                | Adder                              |                 |      |       |    |
|      |       |                     | Voltage follower                  | (D)                | Subtractor                         |                 |      |       |    |
|      | 5.    | Iden                | tify the commercially available   | mono]              | lithic instrumentation amplifier b | y 1             | 1    | 2     | 1  |
|      |       |                     | og devices                        |                    |                                    |                 |      |       |    |
|      |       |                     | LM36310                           | (B)                | AD521                              |                 |      |       |    |
|      |       |                     | IAA101                            | (D)                | INA121                             |                 |      |       |    |
|      | 6.    | The                 | band elimination filter is also o | called a           | as                                 | 1               | 1    | 2     | 1  |
|      | ٠.    | (A)                 | Band rejection filter             | (B)                | All pass filter                    |                 |      |       |    |
|      |       |                     | Band pass filter                  |                    | Sallen key filter                  |                 |      |       |    |
|      | 7     | The                 | lower and higher cut-off frequ    | ency o             | f a band pass filter is 3.2 KHz ar | nd 1            | 2    | 2     | 1  |
|      | , ,   | 10 1                | KHz calculate bandwidth           |                    |                                    |                 |      |       |    |
|      |       | (A)                 |                                   | (B)                | 6.8 KHz                            |                 |      |       |    |
|      |       | (C)                 | 10 KHz                            | (D)                |                                    |                 |      |       |    |
|      | Q     | Δn                  | electrical filter is              |                    |                                    | 1               | 1    | 2     | 1  |
|      | o     |                     | Phase selective circuit           | (B)                | Frequency selective circuit        |                 |      |       |    |
|      |       | (C)                 | Amplitude selective circuit       | (D)                |                                    |                 |      |       |    |

Note:

(i)

| 9.  | <ul><li>In PLL, the capture range is always</li><li>(A) Less than</li><li>(C) Equal to</li></ul>     | (B)        | the lock range. Greater than More than                     | 1 | 1   | 3 | 1 |
|-----|------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------|---|-----|---|---|
| 10. | Select the application of timer in motors (A) Missing pulse detector (C) Pulse position modulator    | (B)        | able mode FSK generator Schmitt trigger                    | 1 | 1   | 3 | 1 |
| 11. | The 555 timer can work with supply (A) 5V to 22V (C) 5V to 25V                                       | (B)        | age in the range of 5V to 18V 5V to 10V                    | 1 | 1   | 3 | 1 |
| 12. | The astable multivibrator has <ul> <li>(A) Two stable state</li> <li>(C) One stable state</li> </ul> |            | Two quasi stable state One stable and one unstable state   | 1 | 1   | 3 | 1 |
| 13. | The resolution of an ADC is the value (A) MSB (C) $\pm \left[\frac{1}{2}\right] MSB$                 | (B)        | LSB $\pm \left[\frac{1}{2}\right] LSB$                     | 1 | 1   | 4 | 1 |
| 14. | Calculate the LSB value of an 8-bit II<br>(A) 23 mV<br>(C) 27 mV                                     | (B)        | for 0 to 10V range 39 mV 34 mV                             | 1 | . 1 | 4 | 1 |
| 15. | The successive approximation type A clock period.  (A) $2^n-1$ (C) 1                                 | (B)<br>(D) | $2^{n} + 1$                                                | 1 | I   | 4 | 1 |
| 16. | A digital voltmeter usestype (A) Dual slope (C) Counter                                              | (B)        | ADC.<br>Flash<br>Tracking                                  | 1 | 1   | 4 | 1 |
| 17. | 78XX areterminal<br>(A) Three, negative<br>(C) Four, negative                                        | (B)        | d voltage regulators.<br>Three, positive<br>Four, positive | 1 | 1   | 5 | 1 |
| 18. | Select the output voltage range of LM (A) 3 to 38V (C) 9.5 to 40V                                    | (B)        | 2 to 37V<br>7.5 to 41.5V                                   | 1 | 1   | 5 | 1 |
| 19. | Calculate the output voltage of boost of and duty cycle value is 4.  (A) 260V  (C) 261V              | (B)        | erter if the supply voltage is 156V<br>264V<br>268V        | 1 | 2   | 5 | 1 |
| 20. | Theregulator can give a (A) 7805 (C) 723                                                             | (B)        | table output voltage. 7905 380                             | 1 | 1   | 5 | 1 |

Page 2 of 3

|   |          | PART – B ( $5 \times 4 = 20$ Marks)<br>Answer ANY FIVE Questions                                                                                                                                     | Marks      | BL      | со        |             |  |
|---|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------|-----------|-------------|--|
|   | 21.      | Show the circuit of differential pair with large input differential signal.                                                                                                                          | 4          | 1       | 1         | 1           |  |
|   | 22.      | List any four ideal characteristics of op-amp.                                                                                                                                                       | 4          | 1       | 1         | 1           |  |
|   | 23.      | Show the circuit that gives cosine wave as output for an input sine wave.                                                                                                                            | 4          | 2       | 2         | 1           |  |
|   | 24.      | Discuss about the regenerative comparator circuit.                                                                                                                                                   | 4          | 2       | 2         | 1           |  |
|   | 25.      | Define Barkhausen criterion with a block diagram.                                                                                                                                                    | 4          | 1       | 3         | 1           |  |
|   | 26.      | List the advantages and disadvantages of flash type A/D converter.                                                                                                                                   |            |         |           | 1           |  |
|   | 27.      | Name the categories of voltage regulation and explain.                                                                                                                                               | 4          | 1       | 5         | 1           |  |
| 2 | 28. a.i. | PART – C (5 × 12 = 60 Marks) Answer ALL Questions Design an adder circuit using an op-amp to get the output expression as $V_0 = -(0.1V_1 + 2V_2 + 10V_3)$ where $V_1$ , $V_2$ and $V_3$ are inputs. | Marks<br>8 | BL<br>3 | <b>co</b> | <b>PO</b> 2 |  |
|   | ii.      | Associate the nodal equation of a non-inverting summing amplifier and give the expression for output voltage.                                                                                        | 4          | 2       | 1         | 1           |  |
|   | b.       | (OR)  Develop the output voltage for four input voltages for an adder subtractor circuit with all necessary circuit diagrams.                                                                        | 12         | 1       | 1         | 1           |  |
|   | 29. a.   | Analyze the transfer characteristics of regenerative comparator and discuss its working.                                                                                                             | 12         | 2       | 2         | 1           |  |
|   | b.       | (OR) Calculate the total time period, frequency of oscillation and explain the working of astable multivibrator using op-amp.                                                                        | 12         | 4       | 2         | 2           |  |
|   | 30. a.   | Outline the functional diagram of 555 timer as Schmitt trigger.                                                                                                                                      | 12         | 3       | 3         | 1           |  |
|   | b.       | (OR)  Discuss about the functional diagram of 555 timer in a stable mode and derive the expression of frequency and duty cycle of output waveform.                                                   | 12         | 3       | 3         | 1           |  |
|   | 31. a.   | Modify the circuit diagram of R-2R ladder type DAC that corresponds to the binary word 100 and find the output voltage.                                                                              | 12         | 2       | 4         | 1           |  |
|   | b.       | (OR) Illustrate and explain the working of successive approximation type ADC.                                                                                                                        | 12         | 3       | 4         | 1           |  |
|   | 32. a.   | Analyze how 723 general purpose voltage regulator acts as a low voltage regulator.                                                                                                                   | 12         | 3       | 5         | 2           |  |
|   |          | (OR)                                                                                                                                                                                                 | 12         | 3       | 5         | 1           |  |
|   | b        | Outline the four parts of series op-amp regulated power supply.                                                                                                                                      | 12         | J       | ,         | -           |  |

\* \* \* \* \*